# [UEFI Practice] SlimBootloader Customization



This article details the configuration mechanism of SBL (Slim Bootloader), including the basic configuration defined by YAML files, the overriding configuration of DLT files, and the use of configuration tools, YAML files contain settings such as memory and Silicon, while DLT files are used to customize according to specific boards. The configuration tool ConfigEditor,py provides a graphical interface for loading and editing configurations and generating binary configuration files. Post-build c ustomization allows parameters to be adjusted after the SBL is built.

The summary is generated in C Know, supported by DeepSeek-R1 full version, go to experience>

#### Overview

One of the features of SBL is Customizable, which is divided into pre-build and post-build customization

SBL has two types of configuration data, internal configuration data and external configuration data. Internal configuration data is the default data hard-coded in the code, and is used when external data cannot be obtained; external configuration data is generated through predefined files and configuration tools.

The predefined files and configuration tools in SBL include:

- YAML file: It defines the configuration;
- DLT (delta, which actually means variable data) file: Override data, used to override the configuration in the YAML file;
- Configuration operation tool: usually a Python script.

### YAML File

The YAML file includes memory, Silicon, GPIO, startup strategy, security configuration, etc.

YAML files are usually included in a specific board directory, such as the ApolloLake platform:

| 8称                              | 修改日期            | 类型         | 大小         |
|---------------------------------|-----------------|------------|------------|
| CfgData_BootOption.yaml         | 2021/9/26 0:51  | YAML 文件    | 1 K        |
| CfgData_CapsuleInformation.yaml | 2021/9/26 0:51  | YAML 文件    | 3 K        |
| CfgData_DeviceEnable.yaml       | 2021/9/26 0:51  | YAML 文件    | 1 K        |
| 📝 CfgData_Ext_Gpmrb.dlt         | 2020/6/27 19:20 | DLT 文件     | 27 K       |
| CfgData_Ext_JuniperHill.dlt     | 2020/6/27 19:20 | DLT 文件     | 3 K        |
| CfgData_Ext_MB3.dlt             | 2020/6/27 19:20 | DLT 文件     | 11 K       |
| CfgData_Ext_OxbHill.dlt         | 2020/6/27 19:20 | DLT 文件     | 3 K        |
| CfgData_Ext_Up2.dlt             | 2021/9/26 0:51  | DLT 文件     | 2 K        |
| 📝 CfgData_Features.yaml         | 2021/9/26 0:51  | YAML 文件    | 1 K        |
| CfgData_Gpio.yaml               | 2021/9/26 0:51  | YAML 文件    | 23 K       |
| CfgData_GpioPinOption.yaml      | 2021/9/26 0:51  | YAML 文件    | 4 k        |
| CfgData_GpuConfig.yaml          | 2021/9/26 0:51  | YAML 文件    | 3 K        |
| CfgData_Hda.yaml                | 2021/9/26 0:51  | YAML 文件    | 8 K        |
| CfgData_Int_LeafHill.dlt        | 2020/6/27 19:20 | DLT 文件     | 1 K        |
| CfgData_Memory.yaml             | 2021/9/26 0:51  | YAML 文件    | 10 k       |
| CfgData_MemSpd.yaml             | 2021/9/26 0:51  | YAML 文件    | 8 H        |
| CfgData_PcieRp.yaml             | 2021/9/26 0:51  | YAML 文件    | 2 K        |
| CfgData_PidGpioPins.yaml        | 2021/9/26 0:51  | YAML 文件    | 1.6        |
| CfgData_Power.yaml              | 2021/9/26 0:51  | YAML 文件    | 5 H        |
| CfgData_Security.yaml           | 2021/9/26 0:51  | YAML 文件    | 1 K        |
| CfgData_SgxConfig.yaml          | 2021/9/26 0:51  | YAML 文件    | 3 K        |
| CfgData_Silicon.yaml            | 2021/9/26 0:51  | YAML 文件    | 1.6        |
| CfgData_Usb.yaml                | 2021/9/26 0:51  | YAML 文件    | 1 k        |
| CfgDataDef.yaml                 | 2021/9/26 0:51  | YAML 文件    | 5 K        |
| CfgDataDynamic.yaml             | 2021/9/26 0:51  | YAML 文件    | 2 F        |
| Template_CfgData.yaml           | 2021/9/26 0:51  | YAML 文件    | 10 K       |
| Template_DeviceEnable.yaml      | 2021/9/26 0:51  | YAML 文件    | 14 k       |
| Template_PcieRp.yaml            | 2021/9/26 0:51  | YAML 文件    | 6 K        |
| Template Spd.yaml               | 2021/9/26 0:51  | YAMLGSPN @ | jiangweiQ5 |

There are also some common YAML files in the Platform\CommonBoardPkg\CfgData directory:

| slimbootloader > Platform > CommonBoardPkg > CfgData |                 |         |      |  |
|------------------------------------------------------|-----------------|---------|------|--|
| 名称 ^                                                 | 修改日期            | 类型      | 大小   |  |
| CfgData_Common.yaml                                  | 2021/9/26 0:51  | YAML 文件 | 3 KE |  |
| CfgData_Default.dlt                                  | 2020/6/27 19:20 | DLT 文件  | 1 KE |  |
| CfgData_Platform.yaml                                | 2021/9/26 0:51  | YAML 文件 | 2 KE |  |
| CfgData_Tcc.yaml                                     | 2021/9/26 0:51  | YAML 文件 | 2 KE |  |
| Template BootOption.yaml                             | 2021/9/26 0:51  | YAML 文件 | 6 KE |  |

The configuration file entry required by the platform is CfgDataDef.yaml, and other configuration files are included as its sub-files CfgDataDef.yaml. For example, Platform\ApollolakeBoardPkg\CfgData\CfgDataDef.yaml

```
登录复制
                                                                                                                                                                                                         Al generated projects
  1  ## @file
2  #
  3 # Slim Bootloader CFGDATA Default File.
  5 # Copyright (c) 2020, Intel Corporation. All rights reserved.<BR>
     # SPDX-License-Identifier: BSD-2-Clause-Patent
      ##
 10
      variable:
        ARTIABLE:
COND_GPIO_SKIP
COND_GPIO_PTD_ENABLE
COND_PCIE_RP_PWR_PIN_SKIP
COND_PCIE_RP_RST_PIN_SKIP
COND_PCIE_RP_CLK_REO_SUP
COND_PCIE_RP_CLK_REO_SUP
COND_HDA_EN
                                              : ($GPIO_CFG_DATA.$(1)_Half0.GpioSkip == 0)
                                              : ($PID_GPIO_CFG_DATA.$(1).Enable==1) and ($PLATFORMID_CFG_DATA.PlatformId==0)
                                                ($PCIE_RP_CFG_DATA.PcieRpPower$(1).Skip == 0)
($PCIE_RP_CFG_DATA.PcieRpReset$(1).Skip == 0)
 13
 15
                                                ($PCIE RP CFG DATA.PcieRpFeatures$(1).En == 1)
                                                (($PCIE_RP_CFG_DATA.PcieRpFeatures$(1).ClkReqSup == 1) and ($PCIE_RP_CFG_DATA.PcieRpFeatures$(1).En == 1))
                                              : ($HDA CFG DATA.HdaEnable == 1)
 18
19
         COND_HDA_DSP_EN
                                              : (($HDA_CFG_DATA.HdaEnable == 1) and ($HDA_CFG_DATA.DspEnable == 1))
 20 template:
twen
         - !include Template CfqData.yaml
twen configs:
 25
26
27
         - $ACTION
                             : PLT::"Platform", MEM::"Memory Settings", SIL::"Silicon Settings", GEN::"General Settings", GIO::"Gpio Settings", OS::"OS Boot Options"
         - Signature
```

```
29
             length
           value
HeaderLength :
 30
31
                             : {'CFGD'}
                             : 0x01
 32
             length
 33
34
           Reserved
             length
                             : 0x03
 35
36
37
38
                             : {0,0,0}
             value
         - IlsedLength
 39
             value
                             : _LENGTH_
 40
         - TotalLength
 41
             length
 42
43
             value
                             - 0×2000
 44
         - !include Platform/CommonBoardPkg/CfgData/CfgData_Platform.yaml
 45
46
         - $ACTION
 47
48
         page
- $ACTION
                             : IOCUART:PLT:"IOC Uart Settings"
 49
             page
                             : IOCUART
          - IOC_UART_CFG_DATA
           - !expand { CFGHDR_TMPL : [ IOC_UART_CFG_DATA, 0x120, 0, 0 ] }
 51
 52
53
           - DeviceIndex
                                 Device Index
 54
55
56
57
58
                type
                                 Combo
                                 0:UART0, 1:UART1, 2:UART2, 3:UART3, 0xF:Disable
                help
                                 UART device index for IOC interface (0..3 or Disable)
                length
                               : 0x01
 59
60
61
                value
                               : 0xF
           - BaudRate
                name
                               : Baud Rate
 62
63
                               : 0:9600, 1:19200, 2:38400, 3:57600, 4:115200, 5:921600, 6:1.5M
                option
 64
65
66
67
68
                help
                                 UART Baud Rate
                length
                               : 0x01
           - Retries
 69
70
71
72
73
74
75
76
77
78
79
80
                                 Retries
                                 EditNum, HEX, (0x00,0xFF)
                type
                heln
                length
                                 0x01
           value
- TimeoutInitial
                name
                                 TimeoutInitial
                                 EditNum, HEX, (0x00,0xFF)
                help
                                  initial/setup time-out (in milliseconds)
                length
                               : 0x01
 81
82
                value
           - TimeoutXmit
 83
84
85
               name
                               : TimeoutXmit
                                 EditNum, HEX, (0x00,0xFF)
                help
 86
87
                                 transmission time-out
                length
                               : 0x01
 88
89
                value
                               : 0
 90
91
92
                length
                               : 0x03
                value
         - $ACTION
 93
94
95
96
97
                             : PSEL:PLT: "Payload Selection GPIO"
         page
- $ACTION
                             : PSEL
           - !expand { CFGHDR_TMPL : [ PLATFORM_CFG_DATA, 0x280, 0, 0 ] } 
- PayloadSelGpio :
 98
99
100
             - $STRUCT
                                  : GPIO pin for switching payload : PAYLOAD_SEL_GPIO_PIN
101
                  struct
103
104
                  length
                  value
                                  : 0x000000c5
105
106
107
             - PadInfo
                  type
                                  : Combo
108
                  option
condition
                                 : !include CfgData_GpioPinOption.yaml
: ($PLATFORM_CFG_DATA.PayloadSelGpio.Enable > 0)
110
111
                  help
                                    Specify GPIO Pin Number
112
113
114
                  length
                                 : 24b
              - Rsvd1
                                 : Reserved
115
116
                  type
length
                                  : Reserved
117
              - Enable
118
119
                                  : Payload Selection Pin Enable
                  type
                                 : Combo
120
121
                  option
                                  : $EN_DIS
                  help
122
                                   Enable/Disable this pin for payload selection.
123
124
                  length
                                 : 1b
125
126
           !include CfgData_Memory.yaml
127
           !include CfgData_Silicon.yaml
128
           !include CfgData_Usb.yaml
129
           !include CfqData Gpio.vaml
130
131
           !include Platform/CommonBoardPkg/CfgData/CfgData_Common.yaml!include CfgData_BootOption.yaml
132
133
           !include CfgData_PidGpioPins.yaml
           !include CfgData_PcieRp.yaml
           !include CfgData GpuConfig.vaml
134
           !include CfgData_Features.yaml
!include CfgData_DeviceEnable.yaml
135
136
137
           !include CfgData_Hda.yaml
          !include CfgData_CapsuleInformation.yaml
```

### DLT File

The data in the DLT file is used to override the configuration in the YAML file.

 yaml
 Al generated projects
 登录复制

 1
 #
 2
 # Delta configuration values for platform ID 0x000E
 3
 # PlatFoRMID\_CFG\_DATA.PlatformId
 0 x000E

 4
 PLATFORMID\_CFG\_DATA.PlatformId
 0 x000E
 3

There can be multiple DLT files in a platform, each corresponding to one PlatformId and eventually matching a specific board. If PlatformId it is equal to 0, it means that it is applicable to all boards, which is equivalent to changing the YAML file itself. These DLT files correspond to BoardConfig.py:

Python Al generated projects 登录复制 run 1 self.\_CFGDATA\_EXT\_FILE = ['CfgData\_Ext\_Gpmrb.dlt', 'CfgData\_Ext\_Up2.dlt', 'CfgData\_Ext\_OxbHill.dlt', 'CfgData\_Ext\_MB3.dlt', 'CfgData\_Ext\_JuniperHill.dlt']

If you need to add a single board, you usually do not modify the YAML file directly. Instead, you add a DLT file and modify the configuration to overwrite the original configuration, and add the DLT file to the above list.

By the way PlatformId, Intel's CRB board specifies several GPIO pins, and specifies a specific board through hardware configuration, so that the code can determine it by reading the GPIO value PlatformId. For the ApolloLake platform, the relevant code can be seen in Platform\ApollolakeBoardPkg\Library\Stage1BBoardInitLib\Stage1BBoardInitLib.c:

```
登录复制 run
       1 /*
                        Detect board and configure PlatformID.
                        @retval EFI SUCCESS Configuration data was loaded successfully
                        @retval Others
                                                                                                           Failed to get configuration data blob.
       7 EFI_STATUS
8 EFIAPI
                 PlatformIdInitialize (
IN VOID
    11
12
13
                        UINT16
                                                  PlatformId;
    14
15
                        PlatformId = (UINT16)GetBoardIdFromGpioPins ();
    16
17
18
                         if (PlatformId != 0xFF) {
                                PlatformId += 0x10; // Customer board identified, assign Platform Ids from 16 to 31
    19
20
                        } else {
  PlatformId = (UINT16)GetEmbeddedBoardId ();
twen
                                //Platform ID from GPIOs are read as 0 for Juniper hills due to GPIO pins //on the board reduced from 4 to 3 (hardware change) hence translating here
twen
                                //in the code.
twer
25
26
27
28
29
30
31
32
33
34
35
36
37
                                if (PlatformId == 0){
                                            DEBUG ((DEBUG INFO, "GPIO returned platformID 0 translating to 8(JNH)\n"));
                                            PlatformId = 0x8;
                                if ((PlatformId != PLATFORM_ID_OXH) && (PlatformId != PLATFORM_ID_LFH) && (PlatformId != PLATFORM_ID_JNH)) {
                                    | (|| C|| | 
                         SetPlatformId (PlatformId);
    38
                         return EFI_SUCCESS;
                                                                                                                                                                                                                                                                                                                            收起へ
```

## **Configuration Tools**

The way the configuration tool processes YAML and DLT files looks like this (note that binary files can be used as both input and output):





So this section introduces the configuration tool, which is located in the BootloaderCorePkg/Tools directory. The most important one is ConfigEditor,py, which is a graphical tool. After opening it, it looks like this:



Click "File". For the first time, you can only select "Open Config YAML file...":



Here you can select the CfgDataDef.yaml mentioned above, which is the basic configuration file. After that, you can select "Load Config Changes from Delta File", so that the newly added DLT file will overwrite the original display, and then you can continue to modify and finally save the modified data. Such data can be a DLT file containing only the modified part, or a DLT file that covers all configurations, or directly generate a binary file.

In addition to ConfigEditor.py, there is also a configuration tool used to convert the YAML file into the header file Platform\XXXPkg\Include\ConfigDataStruct.h, which will be included in the SBL code to finally obtain and use the configuration through the code.

The final configuration tool usage process is as shown in the following figure:



In general, the configuration of SBL is the basic configuration defined by the YAML file, and the DLT file modifies the configuration according to the actual board, and finally generates a binary configuration file, which will be placed in the SBL binary for subsequent retrieval. In the SBL code, the current one will be judged PlatformId and the required binary configuration file will be loaded to complete the final configuration.

Finally, even after the SBL binary is generated, its parameters can still be modified through tools, which is called post-build customization.

about Careers Business Seeking Cooperation Coverage 400-660 kefu@csdn.net Colline Sustained Public Security Registration Number 11010502030143 Beijing ICP No. 19004658 Beijing Internet Publishing House (2020) No. 1039-165

Commercial Website registration information Beijing Internet Reporting Center Parental Control Online 110 Alarm Service China Internet Reporting Center (Chrome Store Download Account Management Specifications Copyright and Disclaimer Copyright Complaints Publication License Business license